# XR819 Datasheet

Single-Chip IEEE 802.11 b/g/n WLAN

1.5 Aug.11, 2016

### **Revision History**

|      | Date          | Notes                                   |
|------|---------------|-----------------------------------------|
| V1.0 | Nov.18, 2015  | Initial Release                         |
| V1.1 | May.3, 2016   | Change description on page 9            |
| V1.2 | May.29, 2016  | Change description on page 9 for VDD_IO |
| V1.3 | July.13, 2016 | Add humidity spec.                      |
| V1.4 | Aug.10, 2016  | Change ordering information             |
| V1.5 | Aug.11, 2016  | Add PCB layout design                   |
|      |               |                                         |
|      |               |                                         |
|      |               |                                         |
|      |               |                                         |

### **Declaration**

THIS DOCUMENTATION IS THE ORIGINAL WORK AND COPYRIGHTED PROPERTY OF XRADIO TECHNOLOGY("XRADIO"). REPRODUCTION IN WHOLE OR IN PART MUST OBTAIN THE WRITTEN APPROVAL OF XRADIO AND GIVE CLEAR ACKNOWLEDGEMENT TO THE COPYRIGHT OWNER.

THE INFORMATION FURNISHED BY XRADIO IS BELIEVED TO BE ACCURATE AND RELIABLE. XRADIO RESERVES THE RIGHT TO MAKE CHANGES IN ITS PRODUCTS OR PRODUCT SPECIFICATIONS WITH THE INTENT TO IMPROVE FUNCTION OR DESIGN AT ANY TIME AND WITHOUT NOTICE. THE DOCUMENTATION IS FOR REFERENCE ONLY UNLESS OTHER NOTED, XRADIO MAKES NO GUARANTEE, WARRANTY REGARDING ALL STATEMENTS AND INFORMATION. XRADIO DOES NOT ASSUME ANY RESPONSIBILITY AND LIABILITY FOR ITS USE.

### **Contents**

| Declaration                           | 3  |
|---------------------------------------|----|
| Contents                              |    |
| List of Figures                       | 5  |
| List of Tables                        | 5  |
| 1 System Overview                     | 6  |
| 1.1 General Description               | 6  |
| 1.2 Features                          | 6  |
| 1.3 Applications                      |    |
| 1.4 Block Diagram                     |    |
| 2 Pin Description                     | 3  |
| 2.1 Pin Assignment                    | 3  |
| 2.2 Pin List                          | 3  |
| 3 Power Supply                        | 11 |
| 3.1 Power Up and Power Down           | 11 |
| 3.2 Analog Power Supply               |    |
| 3.3 Digital Power Supply              |    |
| 4 Clocks                              | 13 |
| 4.1 Reference Clock                   | 13 |
| 4.2 Low Power Clock                   |    |
| 5 Electrical Characteristics          | 16 |
| 5.1 Absolute Maximum Rating           | 16 |
| 5.2 Digital IO Pin DC Characteristics |    |
| 5.3 ESD Threshold Voltages            |    |
| 5.4 SDIO Interface AC Characteristics |    |
| 6 WLAN Transceiver Performance        | 18 |
| 7 Package Outline & PCB Layout Design | 19 |
| 8 Ordering Information                | 21 |
| Glossary                              | 22 |

## **List of Figures**

| Figure 1-1 | XR819 Block Diagram           | 7  |
|------------|-------------------------------|----|
| Figure 2-1 | Pin Assignment                | 8  |
| Figure 5-1 | SDIO Interface Timing         | 17 |
| Figure 7-1 | Package Dimensions            | 19 |
| Figure 7-2 | Example for PCB Layout Design | 20 |

### **List of Tables**

| Table 2-1 | Pin List                                      | 3  |
|-----------|-----------------------------------------------|----|
| Table 3-1 | Analog Power Supply                           | 12 |
| Table 3-2 | Digital Power Supply                          | 12 |
| Table 4-1 | External Reference Clock Specifications       | 13 |
| Table 4-2 | External Clock Requirements                   | 14 |
| Table 4-3 | External Crystal Characteristics Requirements | 14 |
| Table 4-4 | Low Power Clock Specifications                | 15 |
| Table 5-1 | Absolute Maximum Rating                       | 16 |
| Table 5-2 | IO DC Characteristics                         | 16 |
| Table 5-3 | ESD Threshold Voltages                        | 16 |
| Table 5-4 | SDIO Interface AC Parameters                  | 17 |
| Table 7-1 | Package Dimensions                            | 19 |
| Table 8-1 | Ordering Information                          | 21 |

## 1 System Overview

#### 1.1 General Description

This scope of document is to provide a specification of XR819 Wireless LAN SoC, that will be used by the system/design/development teams to detail the design requirements.

XR819 is a fully integrated 2.4G WLAN SoC to support 802.11 b/g/n. It is optimized for mobile applications such as PDAs and portable media players. The low power consumption and intelligent host off loading of beacon as well as the packet processing ensure better battery life. High sensitivity and transmitting power ensure long distance and robust connection. Highest level of integration allows very compact and cost effective reference designs delivering fast time-to-market for new WLAN enabled products. And small 5x5mm QFN package is suitable for very compact design.

#### 1.2 Features

- Compatible with IEEE 802.11 b/g/n standard
- Clocks
  - XTAL or external reference clock input from 13~52MHz
  - Internal or external Low power clock at 32.768 kHz
- On-chip auto calibrations
- Intelligent adaptive power control for
  - Saving power consumption
  - Tolerating VSWR variation to maintain EVM performance
- WLAN solution with fully integrated
  - High power PA
  - TR switch
  - Internal impedance matching network
  - OFDM/CCK PHY processor
  - SDIO 2.0 host interface
- Support for 6 Mbps to 65 Mbps OFDM
  - -11 Mbps and 5.5 Mbps CCK and legacy
  - 2 Mbps and 1 Mbps DSSS data rates
- WiFi Direct support with concurrent operation
- Supports MAC enhancements including
  - 802.11d Regulatory domain operation
  - 802.11e QoS including WMM
  - 802.11h Transmit power control dynamic and frequency selection
  - 802.11i Security including WPA2 and WAPI compliance

- 802.11r Roaming
- 802.11w Management frame protection

### 1.3 Applications

- Tablet PC applications
- Portable media player(PMP) applications
- Portable gaming device(PGD) applications
- Smart internet TV box applications
- Internet of Thing (IOT)

### 1.4 Block Diagram

Top level block diagram of XR819 is shown in Figure 1-1.



Figure 1-1 XR819 Block Diagram

The WLAN subsystem includes a single-band 2.4G RF transceiver (RX and TX), PA and LNA including RF switch, RFPLL, an OFDM/CCK PHY processor and PMU, that keep data communications with host using SDIO 2.0. This application has industry leading low cost BOM to simplify product development.

## 2 Pin Description

### 2.1 Pin Assignment



Figure 2-1 Pin Assignment

### 2.2 Pin List

The following signal type codes are used in the table:

I: Input

O: Output

I/O: for Input/Output

P: Power pin

Table 2-1 Pin List

| Name   | Pin | Туре | Description |
|--------|-----|------|-------------|
| Analog |     |      |             |

| Name       | Pin | Туре | Description                                           |  |  |
|------------|-----|------|-------------------------------------------------------|--|--|
| XTAL1      | 6   | I    | Defended deskings to VTAL inpute                      |  |  |
| XTAL2      | 5   | I    | Reference clock input or XTAL inputs                  |  |  |
| LPCLK      | 18  | I    | Low power clock input, 32 kHz, external pull down     |  |  |
| TOUTP      | 36  | 0    | Will Abilde at autout                                 |  |  |
| TOUTN      | 37  | 0    | WLAN test output                                      |  |  |
| ANT        | 40  | I/O  | 2.4 GHz RF input/output                               |  |  |
| Power      |     | •    |                                                       |  |  |
| RX_V18     | 1   | Р    | Supply for WLAN RX (1.8V)                             |  |  |
| PLL_V18    | 2   | Р    | PLL Supply (1.8V)                                     |  |  |
| LDO_OUT    | 4   | Р    | Internal supply Regulator output (1.2V)               |  |  |
| COND       | 10  | Р    | Efuse programming supply, connected to GND at         |  |  |
| EGND       | 10  |      | read mode                                             |  |  |
| VDD_ON     | 7   | Р    | Internal supply decoupling / Regulator output (1.1 V) |  |  |
| VDD_SW     | 8   | Р    | Internal supply decoupling / Regulator output (1.1 V) |  |  |
| DIG_V18    | 9   | Р    | Supply for WLAN digital LDOs (1.8 V)                  |  |  |
| VDD_IO     | 22  | Р    | Supply for digital I/Os                               |  |  |
| ANA_V18    | 3   | Р    | Analog supply                                         |  |  |
| TX_V18     | 38  | Р    | 1.8 V Supply for 2.4G Integrated PA                   |  |  |
| TX_V33     | 39  | Р    | 3.3V Supply for 2.4G Integrated PA                    |  |  |
| Digital    |     |      |                                                       |  |  |
| RSTN       | 17  | 1    | Reset – active low                                    |  |  |
| TEN        | 19  | 1    | Test enable select, active high                       |  |  |
| WIRQ       | 28  | 0    | WLAN interrupt request                                |  |  |
| SDIO_CMD   | 26  | 1    | SDIO command                                          |  |  |
| SDIO_CLK   | 25  | 1    | SDIO clock                                            |  |  |
| SDIO_DATA0 | 24  | I/O  | SDIO data                                             |  |  |
| SDIO_DATA1 | 23  | I/O  | SDIO data                                             |  |  |
| SDIO_DATA2 | 21  | I/O  | SDIO data                                             |  |  |
| SDIO_DATA3 | 27  | I/O  | SDIO data                                             |  |  |
| Not Used   | •   |      |                                                       |  |  |
| NC         | 11  |      | Not Connected                                         |  |  |
| NC         | 12  |      | Not Connected                                         |  |  |
| NC         | 13  |      | Not Connected                                         |  |  |
| NC         | 14  |      | Not Connected                                         |  |  |
| NC         | 15  |      | Not Connected                                         |  |  |
| NC         | 16  |      | Not Connected                                         |  |  |
| NC         | 20  |      | Not Connected                                         |  |  |

| Name | Pin | Туре | Description   |
|------|-----|------|---------------|
| NC   | 29  |      | Not Connected |
| NC   | 30  |      | Not Connected |
| NC   | 31  |      | Not Connected |
| NC   | 32  |      | Not Connected |
| NC   | 33  |      | Not Connected |
| NC   | 34  |      | Not Connected |
| NC   | 35  |      | Not Connected |



## 3 Power Supply

### 3.1 Power Up and Power Down



There is no constraint on the power supplies (V18,V33 and VDD\_IO) activation sequence. The device can start up without the reference clock being present. The platform is than expected to provide a stable clock within  $T_{\text{stable}}$  ms (see reference value in chapter 4) unless the built-in XTAL oscillator is used. A typical startup for the WLAN system is as follows:

- (1) V18, V33, VDD\_IO is applied.
- (2) The RSTN pin is released after at least two LP CLK cycles.
- (3) The host should wait 30 ms after the RSTN release for the on-chip LDO to stabilize.
- (4) The device is now in the Sleep state.
- (5) The host should now wake the device by writing over the host interface SDIO, to the WUP bit.
- (6) Within T<sub>stable</sub> ms, the reference clock should be stable and the system can start using it.
- (7) The device will set the RDY (ready) bit and assert WIRQ to the host.
- (8) The host can download the firmware and release the CPU reset by further SDIO write.
- (9) The host now waits for the XR819 to initialize and can clear the WUP bit.
- (10) Once initialized, which includes a series of messages passing between the host and the WLAN, the WLAN may not have anything further to do and will enter the sleep state.

To power down the device, RSTN have to be set to 0. There are no constraints on other input pins (although it is recommended to give at least two LP\_CLK cycles after asserting RSTN = 0). VDD\_IO is allowed to go down 20 ms after all input signals have been set to 0(avoid the influent current).

### 3.2 Analog Power Supply

Table 3-1 Analog Power Supply

| Symbol  | Parameter               | Min  | Тур | Max  | Unit |
|---------|-------------------------|------|-----|------|------|
| TX_V33  | TX PA 3.3V power supply | 3.0  | 3.3 | 3.6  | V    |
| RX_V18  | RX LDO power supply     | 1.62 | 1.8 | 1.98 | V    |
| PLL_V18 | PLL power supply        | 1.62 | 1.8 | 1.98 | V    |
| LDO_OUT | LDO 1.2V output         | 1.14 | 1.2 | 1.26 | V    |
| TX_V18  | TX PA 1.8V power supply | 1.62 | 1.8 | 1.98 | V    |
| ANA_V18 | Analog power supply     | 1.62 | 1.8 | 1.98 | V    |

### 3.3 Digital Power Supply

Table 3-2 Digital Power Supply

|         | _                           |      | -   |      |      |
|---------|-----------------------------|------|-----|------|------|
| Symbol  | Parameter                   | Min  | Тур | Max  | Unit |
| VDD_IO  | IO power supply             | 2.5  | 3.0 | 3.6  | V    |
| DIG_V18 | Digital LDO power supply    | 1.62 | 1.8 | 1.98 | V    |
| VDD_ON  | Digital 1 supply (internal) | 0.9  | 1.1 | 1.16 | V    |
| VDD_SW  | Digital 2 supply (internal) | 0.9  | 1.1 | 1.16 | V    |

### 4 Clocks

XR819 uses two clocks, a reference clock and a low power clock.

For the reference clock, XR819 can either use an external reference clock source or generate its own reference using a XTAL and a built-in oscillator.

The low-power clock is used during power save modes and used only for power controller module. This clock will operate at about 32.768 KHz. If this clock is not available, XR819 will use the internal 32.768 KHz clock coming from internal block. By this way, XR819 can still get a low power clock to function properly.

#### 4.1 Reference Clock

Table 4-1 External Reference Clock Specifications

| Symbol              | Parameter                                                           | Min  | Тур | Max | Unit |
|---------------------|---------------------------------------------------------------------|------|-----|-----|------|
| Fin                 | Clock input frequency list using an external clock source           | 13   | 26  | 52  | MHz  |
|                     | Clock input frequency list using a XTAL and the built-in oscillator | 19.2 | 26  | 52  | MHz  |
| FINTOL              | Tolerance on input frequency without trimming                       | -20  | -   | +20 | ppm  |
| T <sub>stable</sub> | Clock stabilization time                                            | -    | -   | 10  | ms   |
| I <sub>LEAK</sub>   | Input leakage current, both for analog and digital                  | -    | -   | 1   | uA   |

#### **Clock frequency detection**

An integrated automatic detection algorithm detects the reference clock frequency using the low power clock after a hardware reset.

#### Clock source detection

An integrated automatic detection mechanism detects the clock source from the connections of the XTAL1 and XTAL2 pins:

- When an external reference clock source is used, the clock input pin is XTAL2. The XR819 supports both an analog and digital source. An analog source shall be AC coupled to XTAL2 while a digital source shall be DC coupled to XTAL2. In both cases, XTAL1 shall be DC grounded.
- When a XTAL and the built-in oscillator are used, the XTAL shall be DC coupled to XTAL1 and XTAL2.

#### **External Clock Source**

Requirements

**Table 4-2 External Clock Requirements** 

| Symbol                         | Parameter                                                 | Min     | Тур | Max     | Unit   |  |  |  |  |
|--------------------------------|-----------------------------------------------------------|---------|-----|---------|--------|--|--|--|--|
| AC coupl                       | AC coupled signal                                         |         |     |         |        |  |  |  |  |
| F <sub>IN</sub>                | Frequency                                                 | 13      | 26  | 52      | MHz    |  |  |  |  |
| V <sub>APP</sub>               | Peak-to-peak voltage range of the AC coupled analog input | 0.4     | 0.5 | 1.2     | Vpp    |  |  |  |  |
| N <sub>H</sub>                 | Total harmonic content of the input signal                | -       | -   | -25     | dBc    |  |  |  |  |
| DC coupl                       | ed signal                                                 |         |     |         |        |  |  |  |  |
| V <sub>IL</sub>                | input low voltage on XTAL2                                | 0       | -   | 0.3*V18 | V      |  |  |  |  |
| V <sub>IH</sub>                | input low voltage on XTAL2                                | 0.7*V18 | -   | V18     | V      |  |  |  |  |
| T <sub>r</sub> /T <sub>f</sub> | 10%-90% rise and fall time                                | -       | 9   | 5       | ns     |  |  |  |  |
| Duty<br>cycle                  | Cycle-to-cycle                                            | 40      | 50  | 60      | %      |  |  |  |  |
| Both anal                      | og and digital signals                                    |         |     |         |        |  |  |  |  |
| Z <sub>INRE</sub>              | Real part of parallel AC input impedance at the pin       | 30      | -   | -       | KOhm   |  |  |  |  |
| Z <sub>INIM</sub>              | Imaginary part of parallel AC input impedance at the pin  |         | 3.5 | 5       | pF     |  |  |  |  |
| Z <sub>DC</sub>                | DC input impedance                                        | 1       | -   | -       | MOhm   |  |  |  |  |
| Phase                          | Ref clock @ 26 MHz, 2.4 GHz 802.11b/g/n                   |         |     |         |        |  |  |  |  |
| noise                          | operation                                                 |         |     | -123    |        |  |  |  |  |
|                                | @1 kHz                                                    |         |     |         | dBc/Hz |  |  |  |  |
|                                | @10 kHz                                                   | -       | _   | -133    | ubc/nz |  |  |  |  |
|                                | @100 kHz                                                  |         |     | -138    |        |  |  |  |  |
|                                | @1 MHz                                                    |         |     | -138    |        |  |  |  |  |

#### **External XTAL and Built-in Oscillator**

**Table 4-3 External Crystal Characteristics Requirements** 

| Parameter                              | Conditions       | Min   | Тур   | Max   | Unit   |
|----------------------------------------|------------------|-------|-------|-------|--------|
| Frequency range                        |                  | 13    | -     | 52    | MHz    |
| ESR                                    |                  | -     | -     | 60    | Ohm    |
| C <sub>in_xtal</sub> (1)               | Single-ended     | 3.5   | 7     | 11    | pF     |
| Load capacitance <sup>(1)</sup>        |                  | -     | 8     | 27    | pF     |
| Oscillator tuning range <sup>(2)</sup> |                  | +/-20 | +/-50 | +/-70 | ppm    |
| Crystal frequency accuracy at nominal  | 25 °C            | -10   | -     | +10   | ppm    |
| temperature                            |                  |       |       |       |        |
| Crystal drift due to temperature       | -20 °C to +85 °C | -10   | -     | +10   | ppm    |
| Crystal pull ability                   |                  | 10    | -     | 150   | ppm/pF |

(1). The load capacitance value (Cload) depends on XTAL model, XTAL1 and XTAL2 pin have extra

capacitance( $C_{in\_xtal}$ ), so external added load capacitance value  $C_{load\_ext}$ = $C_{load}$ - $C_{in\_xtal}$ .  $C_{in\_xtal}$  has tuning range about 7pF, which is controlled by software, for details please go to software user manual.

(2). Tuning range depends on XTAL load capacitance requirement, typical case is based on 26MHz XTAL,  $8pF\ C_{load}$ .

#### 4.2 Low Power Clock

Table 4-4 Low Power Clock Specifications

| Symbol            | Parameter                   | Min     | Тур    | Max    | Unit |
|-------------------|-----------------------------|---------|--------|--------|------|
| F <sub>IN</sub>   | Frequency                   | -       | 32.768 | -      | KHz  |
| F/F <sub>IN</sub> | Frequency accuracy          | -1000   | -      | +1000  | ppm  |
| Duty cycle        |                             | 30      | -      | 70     | %    |
| Jitter            | Cycle-to-cycle              | -40     | -      | +40    | ns   |
| Rin               | Input resistance            | 1       | -      | -      | MOhm |
| Cin               | Input capacitance           | -       | -      | 5      | pF   |
| V <sub>IL</sub>   | Input low voltage on LPCLK  | 0       | +      | 0.4    | V    |
| V <sub>IH</sub>   | Input high voltage on LPCLK | VDD_IO- | -      | VDD_IO | V    |

### 5 Electrical Characteristics

### 5.1 Absolute Maximum Rating

The Absolute Maximum Rating (AMR) corresponds to the maximum value that can be applied without leading to instantaneous or very short-term unrecoverable hard failure (destructive breakdown).

**Parameter Symbol** Min Max Unit V33 3.3V power supply -0.3 4.0 ٧ V18 V 1.8V power supply -0.32.5 -0.3 VDD IO 4.0 IO power supply V Vin Input voltage on any digital pin -0.3 3.6 V -40 °C Storage Temperature 150  $T_{stg}$ **Ambient Operating Temperature** -20 85 °C Ta Storage 5 95 % Humidity Operation 10 93 %

Table 5-1 Absolute Maximum Rating

### 5.2 Digital IO Pin DC Characteristics

| Symbol          | Parameter           | Min  | Тур | Max  | Unit |
|-----------------|---------------------|------|-----|------|------|
| V <sub>IH</sub> | Input high voltage  | 2.06 | 3.3 | 3.6  | V    |
| V <sub>IL</sub> | Input low voltage   |      | 0   | 1.32 | V    |
| V <sub>OH</sub> | Output high voltage | 2.9  |     | 3.3  | V    |
| V <sub>OL</sub> | Output low voltage  | 0    |     | 0.4  | V    |

Table 5-2 IO DC Characteristics

### **5.3 ESD Threshold Voltages**

Table 5-3 ESD Threshold Voltages

| Parameter Conditions |                     | Value   | Unit |
|----------------------|---------------------|---------|------|
| ESD                  | HBM (JESD22-A114-F) | +/-3500 | V    |
| ESD                  | CDM (JESD22-C101F)  | +/-500  | V    |

#### 5.4 SDIO Interface AC Characteristics

The SDIO interface is a 4 or 6-wire data interface (SDIO\_CLK, SDIO\_CMD, SDIO\_DATA0, SDIO\_DATA1/INT, optional SDIO\_DATA2 and SDIO\_DATA3), compatible with SDIO 2.0 standard. In addition a 7<sup>th</sup> wire can be used for the optional WIRQ function.

The 7 signals of the SDIO interface are the following:

- SDIO\_CLK: clock signal.
- SDIO\_CMD: Bidirectional SDIO command line.
- SDIO\_DATA0: Bidirectional data line.
- SDIO\_DATA1/INT: Bidirectional data line. When no data is present on the line, it is used as interrupt from the slave, used to request an SDIO transfer from the slave to the master.
  - SDIO\_DATA2: Optional bidirectional data line.
  - SDIO DATA3: Optional bidirectional data line.
  - WIRQ: Optional un-multiplexed INT (interrupt) to Host

The maximum operating frequency is 50 MHz. The SDIO interface in XR819 supports the timing defined below.



Figure 5-1 SDIO Interface Timing

Table 5-4 SDIO Interface AC Parameters

| Symbol            | Parameter                | Min | Тур | Max | Unit |
|-------------------|--------------------------|-----|-----|-----|------|
| Cin               | Input capacitance        | -   | -   | 5   | pF   |
| C <sub>load</sub> | Driving load capacitance | 10  | -   | -   | pF   |
| Rin               | Input resistance         | 1   | -   | -   | MOhm |
| R <sub>out</sub>  | Output resistance        | 35  | 50  | 115 | Ohm  |
| $f_{pp}$          | Clock frequency          | 0   | -   | 50  | MHz  |
| t <sub>thl</sub>  | Clock fall time          | -   | -   | 3   | ns   |
| ttlh              | Clock rise time          | -   | -   | 3   | ns   |
| t <sub>wl</sub>   | Clock low time           | 7   | -   | -   | ns   |
| t <sub>wh</sub>   | Clock high time          | 7   | -   | -   | ns   |
| t <sub>isu</sub>  | Input setup time         | 6   | -   | -   | ns   |
| t <sub>ih</sub>   | Input hold time          | 2   | -   | -   | ns   |
| t <sub>odly</sub> | Output delay time        | -   | -   | 14  | ns   |

## **6 WLAN Transceiver Performance**

TBD.



## 7 Package Outline & PCB Layout Design



Figure 7-1 Package Dimensions

**Table 7-1 Package Dimensions** 

| Symbol | Min     | Тур  | Max  | Unit |
|--------|---------|------|------|------|
| A      | 0.70    | 0.75 | 0.80 | mm   |
| A1     | 0       | 0.02 | 0.05 | mm   |
| A3     | 0.20REF |      |      | mm   |
| b      | 0.15    | 0.20 | 0.25 | mm   |
| D      | 4.90    | 5.00 | 5.10 | mm   |
| E      | 4.90    | 5.00 | 5.10 | mm   |
| D2     | 3.15    | 3.30 | 3.45 | mm   |

| E2 | 3.15 | 3.30 | 3.45 | mm |
|----|------|------|------|----|
| е  | 0.30 | 0.40 | 0.50 | mm |
| K  | 0.20 | -    | -    | mm |
| L  | 0.30 | 0.40 | 0.50 | mm |
| R  | 0.09 | -    | -    | mm |
| La | 0.12 | 0.15 | 0.18 | mm |
| Lb | 0.23 | 0.26 | 0.29 | mm |
| Lc | 0.30 | 0.39 | 0.50 | mm |



Figure 7-2 Example for PCB Layout Design

## 8 Ordering Information

**Table 8-1 Ordering Information** 

| Part Number | Package            | Status |  |
|-------------|--------------------|--------|--|
| XR819       | 5mm*5mm QFN 40 pin | MP     |  |



## **Glossary**

| ADC  | Analog digital converter                                       |
|------|----------------------------------------------------------------|
| AGC  | Automatic Gain Control                                         |
| APE  | Application Engine                                             |
| ABB  | Analog BaseBand                                                |
| ВВ   | BaseBand (or DBB, Digital BB)                                  |
| DAC  | Digital -to-Analog Converter                                   |
| DCO  | DC Offset                                                      |
| DCXO | Digitally Controlled Crystal Oscillator                        |
| DSSS | Direct Sequence Spread Spectrum                                |
| ENOB | Effective Number Of Bits                                       |
| ESD  | Electro-Static Discharge                                       |
| EVM  | Error Vector Magnitude                                         |
| FDD  | Frequency Domain Duplex Mode                                   |
| FEM  | Front-End Module                                               |
| FFT  | Fast Fourier Transform                                         |
| FM   | Frequency Modulation                                           |
| НВМ  | ESD standard (Human Body Model)                                |
| HIF  | Host interface                                                 |
| IF   | Intermediate Frequency                                         |
| IIP3 | Input referred third order Intercept Point                     |
| IM3  | Third Order Inter-modulation product                           |
| IMD  | Inter-modulation Distortion (expressed relative to the signal) |
| IP   | Intellectual Proprietary                                       |
| IPD  | Integrated Passive Device                                      |
| IP3  | Third Order Intercept Point                                    |
| LDO  | Low Dropout Regulator                                          |
| IF   | Intermediate Frequency                                         |
| 1/0  | Input(s) / Output(s)                                           |
| LNA  | Low noise amplifier                                            |
| LO   | Local oscillator                                               |
| LSB  | Least Significant Bit                                          |
| MAC  | Media Access Control                                           |
| NF   | Noise Figure                                                   |
| OFDM | Orthogonal Frequency Division Multiplexing                     |

| Output referred third order Intercept Point |
|---------------------------------------------|
| Power Amplifier                             |
| Peak to Average power Ratio                 |
| Printed Circuit Board                       |
| Phase Lock Loop                             |
| Post Mixer Amplifier                        |
| Power Management Unit                       |
| Peak Envelope Power                         |
| Input referred 1-dB compression point       |
| Output referred 1-dB compression point      |
| Random access memory                        |
| Reception                                   |
| Root Mean Square                            |
| Surface Mounted Component                   |
| Signal-to-Quantitation Noise Ratio          |
| System On Chip                              |
| To Be Confirmed                             |
| To Be Defined                               |
| Time Domain Duplex Mode                     |
| Transmission                                |
| Transmission and Reception                  |
| Battery voltage                             |
| Voltage Stationary Wave Ratio               |
| Wireless Local Area Network                 |
| Crystal                                     |
| Zero Intermediate Frequency                 |
|                                             |